Difference between revisions of "Fundamental Limits"

From FBSwiki
Jump to navigation Jump to search
Line 1: Line 1:
 
{{Chapter
 
{{Chapter
 
|Chapter number=14
 
|Chapter number=14
 +
|Short name=limits
 
|Previous chapter=Robust Performance
 
|Previous chapter=Robust Performance
 
|Next chapter=Architecture and System Design
 
|Next chapter=Architecture and System Design

Revision as of 05:50, 28 December 2020

Prev: Robust Performance Chapter 14 - Fundamental Limits Next: Architecture and System Design
Limits-firstpage.png

In this chapter we discuss properties that limit performance and robustness of control systems. Non-minimum phase dynamics, due to time delays and right half- plane poles and zeros impose severe limits. There are also nonlinear behaviors that appear at large and small signal levels. Large signal limits can be caused by limited rate and power of actuators, or by constraints required to protect the process. Small signal limits can be caused by measurement noise, friction, and quantization in converters. We also discuss consequences of the limits for loop shaping, and give rules for pole placement design.